Andrew Lish STANDARD MICROSYSTEMS CORPORATION 35 MARCUS BOULEVARD HAUPPAUGE, NEW YORK 11788 (516) 273-3100 #### ABSTRACT This paper discusses the design of a switched capacitor filter that optimizes both amplitude and phase response simultaneously. Conceptually derived from a Lerner function, the filter architecture is efficient and simple. ### SUMMARY In 1964 Lerner discribed a passive filter with linear phase in the passband and sharp cut-off skirts in the stop band. The transfer function of this filter type inherantly optimizes phase and amplitude response without having to add any allpass sections for delay correction. In present high performance data communications, such response is necessary. Hence, we have modernized the Lerner filter by re-working the 's' plane transfer function, converting it to the 'z' plane and deriving and implementing an integrated Switched Capacitor Filter (SCF) with bandpass response. A further advantage of this filter is that the architecture is parallel, potentially resulting in faster settling times than a cascaded network. Additionally, it is relatively simple to design an SCF using these structures and can therefore, reduce custom design cycle time. This building block can be used in an automated filter design CAD package. Lerner's 's' plane transfer function is based on a pole residue summation rather than the conventional pole zero cascaded representation. In the Lerner function shown (eq. (1)), note the alternating polarity of the residues and that all the poles are on a line to the left and parallel to the imaginary axis. The last two terms of the equation are the corrector poles that smooth transition from the passband to the stop band. The polarity of the corrective residues is the opposite of the boundary terms of the summation that they are next to. Equation (2) shows the previous equation that we re-arrange into a summation of bandpass functions multiplied by a simple first order function. As long as the pole and zero of the simple function is far enough below the desired passband of the Lerner function, its effect will be to only attenuate the bandpass functions summation. The boundaries of the passband are defined by the corrector poles location. Equation (3) is the mapping of equation (2) that is used to design the 'z' plane Lerner SCF. Since in our design, the first order multiplier can be ignored, the active poles are arranged on a circle concentric to the unit circle spaced at equal angles with exception to the corrector poles, being placed at half angle increments. There are six complex pole pairs of this type on the chip. $$(2) \qquad H(s) = \frac{s+b}{s} 2 \left[ \sum_{k \neq n_1}^{n_1} \left( \frac{bs (-1)^k}{(s-j2ka+b) (s+j2ka+b)} \right) + \frac{b/2 s}{(s-j(2n_1+1)a+b)(s+j(2n_1+1)a+b)} + \frac{b/2 s}{(s-j(2n_1+1)a+b)(s+j(2n_1-1)a+b)(s+j(2n_1-1)a+b)} \right]$$ In our Lerner SCF the bandpass sections used are relatively popular 4,5 and straight forward to implement by matching coefficients from the bandpass terms of equation (3) to the 'z' transform shown at the bottom of Figure 1. Scaling can then be performed on each section to maximze dynamic range with the aid of a simulator such as Switcap 6. Figure 2 shows the complete filter. Summing the bandpass functions is performed by grouping equal weighted positive and negative residue terms together, clocking them into a single capacitor at opposite clock phases. Each pair of bandpass functions is summed by a capacitor of value $C_{\mathbf{S}}$ , whereas the corrector pole bandpass functions are summed by a capacitor value of $1/2~\mathrm{C_S}$ to correspond to the needed residue values. The output of the complete filter is the sampled and held value of the summation. This is accomplished by capacitors $Cf_s$ and Cds having virtually the same capacitance so that a previous cycle's charge stored on Cf<sub>s</sub> is "deintegrated" by Cd<sub>s</sub>. **OVERALL RESPONSE** PASSBAND RESPONSE $\begin{array}{ccc} V_{DD} & +5V \\ V_{SS} & -5V \\ V_{BB} & -5V \end{array}$ Passband 1 octave defined by -6db points Passband center 1 KHz @ f-clock = 54.5 KHz Passband noise 50u V/vHz $V_{\rm DD}$ PSRR @ 2.5 KHz -52 db $V_{\rm SS}$ PSRR @ 2.5 KHz -39 db Die Size (includes 103 x 108 (mils) test devices) # FIGURE 5 ## ACKNOWLEDGEMENTS Thanks to S. Burstein, J. Popper, P. Richman, and P. Zimbelmann for making this project possible and to I. Pascual for chip layout. Thanks also to D. Ma and his team at wafer fab. Special appreciation to S.C. Fang and Y.P.Tsividis for advice and encouragement. I especially thank the Lord for his love and patience with the author. ## $\underline{B} \ \underline{I} \ \underline{B} \ \underline{L} \ \underline{I} \ \underline{O} \ \underline{G} \ \underline{R} \ \underline{A} \ \underline{P} \ \underline{H} \ \underline{Y}$ - (1) Lerner, Robert M., "Band-Pass Filters with Linear Phase." Proceeding of the IEEE, March, 1964. - (2) Martin, Ken, "Improved Circuits For The Realization of Switched Capacitor Filters." IEEE "Transactions on Circuits and Systems." April, 1980. - (3) Fleischer, P.E., Laker, K.R. "A Family of Active Switched Capacitor Building Blocks." Bell Systems Technical Journal, December, 1979. - (4) Switcap: A Switched-Capacitor Network Analysis Program Part I & II. IEEE "Circuits and Systems Magazine," September & December, 1983.